Service Manuals, User Guides, Schematic Diagrams or docs for : Intel Legacy Package_databook_1999 ch_04

<< Back | Home

Most service manuals and schematics are PDF files, so You will need Adobre Acrobat Reader to view : Acrobat Download Some of the files are DjVu format. Readers and resources available here : DjVu Resources
For the compressed files, most common are zip and rar. Please, extract files with Your favorite compression software ( WinZip, WinRAR ... ) before viewing. If a document has multiple parts, You should download all, before extracting.
Good luck. Repair on Your own risk. Make sure You know what You are doing.




Image preview - the first page of the document
ch_04


>> Download ch_04 documenatation <<

Text preview - extract from the document
Performance Characteristics of IC
Packages                                                                                                         4

4.1           IC Package Electrical Characteristics
              As microprocessor speeds have increased and power supply voltages have decreased, the function
              of the microprocessor package has transitioned from that of a mechanical interconnect which
              provides protection for the die from the outside environment to that of an electrical interconnect
              that affects microprocessor performance and which must be properly understood in an electrical
              context. Inherent in understanding the electrical performance effects of the package is the need for
              electrical characterization of the package. The package is a complex electrical environment and the
              characterization of this environment is a multi-faceted task that consists of models constructed
              from both theoretical calculations and experimental measurements.

              In simple terms, a package electrical model translates the physical properties of a package into
              electrical characteristics that are usually combined into a circuit representation. The typical
              electrical circuit characteristics that are reported are DC resistance (R), inductance (L), capacitance
              (C), and characteristic impedance (Z_o) of various structures in the package. A package model
              consists of two parts, both of which are necessary for fully understanding the electrical
              performance effects of the package environment on Intel's microprocessors.

              The first is an I/O lead model that describes the signal path from the die to the board. Depending
              upon the complexity of the model required for simulation purposes, the I/O lead model can take the
              form of a simple lumped circuit model, a distributed lumped circuit model, a single-conductor
              transmission-line model, or a multiple-conductor transmission-line model. While lumped models
              can adequately model simple effects, such as DC resistive voltage drop, more sophisticated models
              like the multiple-conductor transmission-line model include effects such as time delay and
              crosstalk.

              The second part of a package model is a power-distribution network that describes the power
              scheme of the package. Like the I/O lead model, the sophistication of the power-distribution
              network can vary from a simple distributed lumped model to a complex circuit network called a
              PEEC (partial-element equivalent circuit) network. The simpler models can describe gross
              electrical characteristics of the power-distribution network, such as DC resistive drop for the entire
              package, whereas the more complex models enable the analysis of the effects of the power-
              distribution topology.

              Experimental characterization of the package can include measurements of trace characteristics
              and power loop parasitics, to name a few of the package aspects that can be characterized.
              Experimental characterization is usually the final, validation stage of the package-design process.
              Care must be taken in determining the characteristics that are measured. If a comparison between
              measured and modeled data is to be made, then the same assumptions used in obtaining the
              theoretical package model must be replicated in the test environment.

              The following sections provide an overview of basic package modeling terminology and
              methodology, an overview of experimental characterization, and modeled data for the packages
              that Intel uses for its most advanced microprocessors. These products are housed in packages
              representative of a broad spectrum of package technologies, including CPGA (ceramic pin-grid
              array), PPGA (plastic pin-grid array), H-PBGA (high thermal plastic ball grid array), TCP (tape
              carrier package), OLGA (organic land-grid array), and FC-PGA (flip-chip pin-grid array). For the



2000 Packaging Databook                                                                                          4-1
Performance Characteristics of IC Packages




               sake of completeness, package parasitics data for older package technologies are included in the
               final part of this section. The package types included are multilayer molded (MM-PQFP), ceramic
               quad flatpack (CQFP), plastic leaded chip carrier (PLCC), quad flatpack (QFP, SQFP, TQFP), and
               small outline packages (TSOP, PSOP). These packaging technologies are no longer used for Intel's
               leading-edge microprocessors but are still used for other products.

               Since the packages used for Intel's microprocessors are custom designed for each product, the
               parameters given in the following sections may not reflect the actual values for a particular
               product. The actual parameters can be obtained by contacting a local Intel sales office. For
               electrical parameters of packages not listed, please contact your local Intel field sales office.


4.1.1          Terminology

4.1.1.1        DC Resistance (R)
               The DC resistance (R) is normally the cause of IR voltage drops in the package. Reduction of DC
               resistance is particularly important in the power and ground paths. DC resistance is determined by
               the cross-sectional dimensions (width and thickness), material, and length of the lead. The DC
               resistance of an I/O lead with cross-sectional area, A, length, L, and resistivity, , can be calculated
               using:

      Equation 4-1.

                                                              L
                                                          R = ------
                                                                A


               Ceramic packages have relatively high resistance because of the high resistivity of the tungsten
               alloy metallization used with ceramic technology. Plastic/organic packages have much lower
               resistance because the metallization used is either copper or a copper alloy. The resistivity of
               copper or copper alloys is approximately a factor of 6-12 lower than that of tungsten alloys.

4.1.1.2        Capacitance (C)
               Capacitance (C) is determined by the lead length and cross-sectional dimensions, the spacing
               between leads, the spacing between the lead and the power or ground plane, the dielectric constant
               of the surrounding material, and the number of leads involved. The relative dielectric constant of
               the material used for ceramic packages is in the range of 8



◦ Jabse Service Manual Search 2024 ◦ Jabse PravopisonTap.bg ◦ Other service manual resources online : FixyaeServiceinfo